# CE219881 - PSoC 6 MCU Switching Between Power Modes

# **Objective**

This example demonstrates how to transition PSoC 6 between the following power modes - Active, Sleep, Low Power Active, Low Power Sleep and Deep Sleep.

## **Overview**

This code example shows how to enter and exit low power modes, and transition from Active to Deep Sleep or Sleep. Once in either mode, the example also shows how to wake up and return to one of the Active modes.

The project uses a switch to transition among the power modes. Figure 1 shows the state machine implemented in the firmware to execute the transitions.

Switch: **Quick Press** Low Power Active Switch: Active Switch: Switch: **Quick Press Short Press** Any Press Switch: Switch: Switch: Switch: Any Press **Short Press** Low Power Long Press Any Press Sleep Sleep Switch: Switch: Any Press Long Press Quick Press: < 0.5 seconds Deep Short Press: ~ 1 second Sleep Long Press: > 2 seconds

Figure 1. Power mode state machine

The project also uses two LEDs to indicate the power mode selected. Table 1 shows the state of the LEDs for each mode.

Table 1. Power Mode Versus LEDs State

| Power Mode       | LEDs State       |
|------------------|------------------|
| Active           | Red Full Bright  |
| Sleep            | Red Low Bright   |
| Low Power Active | Blue Full Bright |
| Low Power Sleep  | Blue Low Bright  |
| Deep Sleep       | Both Turned OFF  |



## Requirements

Tool: PSoC<sup>®</sup> Creator™ 4.2

Programming Language: C (ARM® GCC 5.4-2016-q2-update)

Associated Parts: All PSoC 6 parts

Related Hardware: CY8CKIT-062 or CY8CKIT-062-BLE

## Design

Figure 2 shows the PSoC Creator schematic for this project. Two PWM blocks control the intensity of the kit Red and Blue LEDs. The Counter block counts the time that SW2 is pressed.

Figure 2. Project Schematics





This example uses both CPU cores of PSoC 6. ARM Cortex® M0+ (CM0+) handles the state machine shown in Figure 1 and controls the duty cycle of the PWM block. ARM Cortex M4 (CM4) wakes up CM0+ when a switch press is detected. Figure 3 shows the firmware flow of both cores.



Figure 3. Firmware Flowchart

Six power callback functions are registered. Table 2 shows the actions of each callback function. For more information on power callbacks, refer to the PDL Driver – System Power Management (SysPm).

Power State Modes (CY\_SYSPM\_\*) Callback CHECK\_READY CHECK\_FAIL **BEFORE\_TRANSITION** AFTER\_TRANSITION **Functions** TCPWM Sleep Nothing Nothing Drop the selected LED PWM duty Set the selected LED PWM duty cycle Callback cycle and disable the Counter. to 100% and re-enable the Counter. **TCPWM Deep** Disable all TCPWM blocks Re-enable all TCPWM blocks and set Nothing Nothing the selected LED PWM duty cycle to Sleep Callback 100%. **TCPWM Enter** Set the Blue LED PWM duty cycle to Nothing Nothing Nothing 100% and Red LED PWM duty cycle Low Power to 0%. Re-init the Counter with new Callback clock prescaler. **TCPWM Exit** Nothing Nothing Nothing Set the Red LED PWM duty cycle to 100% and Blue LED PWM duty cycle to Low Power Callback

Table 2. Power Callback Actions



| Power                            | State Modes (CY_SYSPM_*) |            |                                                              |                                                            |
|----------------------------------|--------------------------|------------|--------------------------------------------------------------|------------------------------------------------------------|
| Callback Functions               | CHECK_READY              | CHECK_FAIL | BEFORE_TRANSITION                                            | AFTER_TRANSITION                                           |
|                                  |                          |            |                                                              | 0%. Re-init the Counter with the original clock prescaler. |
| Clock Enter<br>Low Power         | Nothing                  | Nothing    | Drop the internal LDO voltage to 0.9 Volts.                  | Nothing                                                    |
| Callback                         |                          |            | Reconfigure the FLL frequency to half of the original value. |                                                            |
| Clock Exit Low<br>Power Callback | Nothing                  | Nothing    | Nothing                                                      | Increase the internal LDO voltage to 1.1 Volts.            |
|                                  |                          |            |                                                              | Reconfigure the FLL frequency to its original value.       |

#### **Design Considerations**

This code example runs on CY8CKIT-062-BLE or CY8CKIT-062, which have a PSoC 6 device. To port the design to other PSoC 6 devices and kits, change the target device using PSoC Creator **Project** > **Device Selector**, and pin assignments in the Design Wide Resources window.

## **Hardware Setup**

This example does not require any additional hardware to run. However, you can connect an ammeter to measure the current consumed by the CM0+ and CM4. Simply remove the jumper PWR\_MON from the PSoC 6 kit and connect the ammeter on the header pins. This jumper is located in the backside of the PSoC 6 kit. Refer to the kit guide for the exact location.

## **Operation**

Follow the instructions that came with your kit to make sure that it is connected to your PC.

- If observation of the current is desired, remove the PWR\_MON jumper on CY8CKIT-062 and connect an ammeter to the header pins.
- 2. Build the "CE219881\_PowerModes" project and program CY8CKIT-062. For more information on building projects and device programming, see PSoC Creator Help.
- 3. Confirm that the Red LED is ON and take note of the current consumption. The device is in Active mode at this moment.
- 4. Press the SW2 switch for approximately one second and release it. Observe that the Red LED dims and the current consumption drops by a few microamperes. The device is in Sleep mode at this moment.
- 5. Quickly press SW2 to return to Active mode. Observe that the Red LED is fully ON again.
- Press the SW2 switch for at least two seconds and release it. Observe that the Red LED is OFF and the current consumption drops to under 100 μA. The device is in Deep Sleep mode at this moment.
- 7. Quickly press SW2 to return to Active mode. Observe that the Red LED is fully ON again and the current consumption increases to the same level measured before.
- 8. Quickly press SW2 again to enter Low Power Active mode. Observe that the Blue LED is ON and the current consumption drops significantly when comparing to Active mode. You can quickly press SW2 to switch between the two modes.
- Keep the device in Low Power Active mode and press SW2 for around one second and release it. Observe that the Blue LED dims and the current consumption drops by a few microamperes. The device is in the Low Power Sleep mode at this moment.
- 10. Quickly press SW2 to return to Low Power Active mode. Observe that the Blue LED is fully ON again.
- 11. Press SW2 switch for at least two seconds and release it. Observe that the Blue LED is OFF and the current consumption drops to under 100 μA. The device is in Deep Sleep mode at this moment.



12. Quickly press SW2 to return to Low Power Active mode. Observe that the Blue LED is fully ON again and the current consumption increases to the same level measured before.

## Components

Table 3 lists the PSoC Creator Components used in this example, as well as the hardware resources used by each.

Table 3. List of PSoC Creator Components

| Component          | Instance Name | Hardware Resources |  |
|--------------------|---------------|--------------------|--|
| TCPWM              | PWM_R         | 1 TCPWM block      |  |
| TCPWM              | PWM_B         | 1 TCPWM block      |  |
| TCPWM              | Counter       | 1 TCPWM block      |  |
| Digital Output Pin | LED_R         | 1 GPIO             |  |
| Digital Output Pin | LED_B         | 1 GPIO             |  |
| Digital Input Pin  | SW2           | 1 GPIO             |  |

## **Parameter Settings**

This section shows the changed settings for various Components as well as the system clocks.

#### PWM\_R/PWM\_B

Both PWM Components are configured to have a period of 99 counts and the initial duty cycle (compare register) is set to zero. Figure 4 shows the PWM Component configuration window.

Figure 4. PDM\_PCM Component Configuration Window





#### Counter

The counter is configured to have a resolution of 32 bits and Clock Prescaler to "Divide by 2". Figure 5 shows the Counter Component configuration window.

₽ X Configure 'TCPWM\_Counter\_PDL' Name: Counter 4 Þ Basic Inputs Built-in General Resolution 32-bits f(x) Clock Prescaler Divide by 2 f(x) Continuous Run Mode f(x) Count Direction f(x) Up 1000000000 Period f(x) Compare or Capture Capture Capture Capture Input Disabled Interrupts Interrupt Source f(x) 1000000000 counter Counting clock (kHz): Period (kHz): 0 999999999 999999999 999999999 9999 Datasheet OK Apply Cancel

Figure 5. Counter Configuration Window

#### SW<sub>2</sub>

The pin drive mode is configured to be **Resistive Pull Up**.

## LED\_R/LED\_B

Both pin drive modes are configured to be **Strong Drive**.



## **Related Documents**

Table 4 lists all relevant application notes, code examples, knowledge base articles, device datasheets, and Component / user module datasheets.

Table 4. Related Documents

| Application Notes                                                    |                                                                        |  |
|----------------------------------------------------------------------|------------------------------------------------------------------------|--|
| AN210781 Getting Started with PSoC 6 MCU with BLE Connectivity       | Describes the PSoC 6 BLE, and how to build this code example           |  |
| AN215656 PSoC 6 MCU Dual-Core CPU System Design                      | Describes the dual-core CPU architecture in the PSoC 6 MCU             |  |
| PSoC Creator Component Datasheets                                    |                                                                        |  |
| Clock (SYSCLK) Component                                             | Provides an interface to the programmable peripheral clock dividers    |  |
| General Purpose Input / Output (GPIO) Component                      | Allows hardware resources to connect to a physical port-pin            |  |
| Pulse Width Modulator (TCPWM_PWM)                                    | Allows to configure the TCPWM hardware for PWM functionality           |  |
| Timer / Counter (TCPWM_COUNTER)                                      | Allows to configure the TCPWM hardware for Timer/Counter functionality |  |
| Device Documentation                                                 |                                                                        |  |
| PSoC 6 MCU: PSoC 63 with BLE Datasheet (PRELIMINAR)                  | Y)                                                                     |  |
| PSoC 6 MCU: PSoC 62 Datasheet                                        |                                                                        |  |
| PSoC 6 MCU: PSoC 63 with BLE Architecture Technical Reference Manual |                                                                        |  |
| PSoC 6 MCU: PSoC 63 with BLE Register Technical Reference Manual     |                                                                        |  |
| PSoC 6 MCU Programming Specifications                                |                                                                        |  |
| Development Kit (DVK) Documentation                                  |                                                                        |  |
| CY8CKIT-062-BLE PSoC 6 BLE Pioneer Kit                               |                                                                        |  |



# **Document History**

Document Title: CE219881 - PSoC 6 MCU Switching Between Power Modes

Document Number: 002-19881

| Revision | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                  |
|----------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------|
| **       | 5777742 | RLOS               | 06/19/2017         | New Code Example                                                                                       |
| *A       | 5848138 | RLOS               | 08/08/2017         | Updated Project to PSoC Creator 4.2                                                                    |
| *B       | 6002595 | RLOS               | 12/22/2017         | Removed figure of the CY8CKIT-062 BLE kit and added description of the location of the PWR_MON jumper. |



## **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

ARM® Cortex® Microcontrollers cypress.com/arm

Automotive cypress.com/automotive

Clocks & Buffers cypress.com/clocks

Interface cypress.com/interface

Internet of Things cypress.com/iot

Memory cypress.com/memory

Microcontrollers cypress.com/mcu

PSoC cypress.com/psoc

Power Management ICs cypress.com/pmic

Touch Sensing cypress.com/touch

USB Controllers cypress.com/usb

Wireless Connectivity cypress.com/wireless

#### **PSoC® Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6

## **Cypress Developer Community**

Forums | WICED IOT Forums | Projects | Videos | Blogs | Training | Components

## **Technical Support**

cypress.com/support

All other trademarks or registered trademarks referenced herein are the property of their respective owners.



Cypress Semiconductor 198 Champion Court San Jose, CA 95134-1709

© Cypress Semiconductor Corporation, 2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.